- With Gate-level simulation and performance scoring
- 95, Functional: 60/60, gate-level: 20/20, performance: 15/20
- With Gate-level simulation and performance scoring
- 87, Functional: 60/60, gate-level: 20/20, performance: 7/20
- With Gate-level simulation and performance scoring
- 88, Functional: 60/60, gate-level: 20/20, performance: 8/20
Put all *.v
into same-level of the hw*
directory
- Files
- Functional Simulation slides: https://docs.google.com/presentation/d/1JMZ8A3VbgSxpCGdREvNZKVtRWuxA2qKM/edit#slide=id.p1
- Gate-level Simulation slides: https://docs.google.com/presentation/d/1SDNdIp-VRvduzMZU3faKX-pAHeXTmkr6
- Run
vlog *.v
to check compilation results - Run
vsim
and add files followingfunctional_sim
slides on Moodle/Google Slides to check the waves and functional-sim results - Open Quartus and set up to run synthesis
- Use
*.vo
and*.sdo
to run gate-level simulation.
/home/nanaeilish/intelFPGA/20.1/modelsim_ase/altera/verilog/altera
/home/nanaeilish/intelFPGA/20.1/modelsim_ase/altera/verilog/cycloneive